



















Types of Memory (2)

• Cache
• Faster than RAM slower than CPU registers
• Between registers and primary memory
• Cheaper and more plentiful than registers
• Relatively small amount of memory
• Compared to RAM
• Contains a copy of a portion of main memory
• CPU - checks to see if requested portion is in cache
• If so, it retrieves it
• If not, it has to go to main → replaces cache with new data retrieved
• Most processing is performed with a small portion of data → so mostly will be in cache

| • We me        | measure Memo<br>easure memo<br>of bytes | ory & external s | torage |
|----------------|-----------------------------------------|------------------|--------|
| Ur             | nit Numbe<br>Byte                       |                  |        |
| kilobyte       | 210                                     | 10 <sup>3</sup>  |        |
| megaby         | te 2 <sup>20</sup>                      | 10 <sup>6</sup>  |        |
| gigabyte       | 230                                     | 10 <sup>9</sup>  |        |
| terabyte       | e 2 <sup>40</sup>                       | 10 <sup>12</sup> |        |
| petabyt        | e 2 <sup>50</sup>                       | 10 <sup>15</sup> |        |
| exabyte        | 260                                     | 1018             |        |
| zetta          | 270                                     | 1021             |        |
| yotta          | 280                                     | 10 <sup>24</sup> |        |
| chele Rousseau | Hardwai                                 | TO TO            |        |





System/Internal Buses Word Size The amount of data that can be handled as a unit at one time Data Bus → moves data from the main memory to the CPU and back 16 bit → 16 wires ■ 32 bit → 32 wires... etc 1 word is transmitted at a time Size dictates how the systems word size Address Bus → holds the address of the data that the data bus is currently accessing Used to access a specific word in memory • # of wires is determines the # of addressable locations Typically the word size or a multiple or fraction thereof Control Bus → Indicates whether or not a read or write is to be performed



Data Bus, Address Bus & Ram o This size of the Data Bus and the Address Bus Dictate how much RAM the system can manage 2# of bits in the Address Bus X # of bits in the data bus = Max RAM o If a system has a 1-bit data bus & a 3-bit address bus How much RAM can it manage? 0 000 001 010 011 100 101 110 111 o If a system has a 4-bit data bus & a 3-bit address bus How much RAM can it manage? 1001 1100 1011 1000 1111 1010 0000 001 010 011 100 101 110











Registers

Registers are very fast temporary locations used to store data on the CPU

Data to be processed is not in memory it is moved to the CPU (registers)

Extremely fast - speeds execution time

Registers hold partial results of calculations before they can be stored back into memory

Two basic types of registers

General purpose

(for data and partial calculations)

Special purpose registers



























## Fetch-Decode-Execute

- The Fetch-Decode-Execute cycle continues until all instructions are executed
- Bear in mind that modern processors can execute billions of instructions per second
- Modern processors also have more general purpose and special purpose registers
- This is a basic over view of how a simple processor works. Modern computers have several processors working in parallel.

27